# Pull based Migration of Real-Time Tasks in Multi-Core Processors

## **1. Problem Description**

The complexity of uniprocessor design attempting to extract instruction level parallelism has pushed the computer architects to leverage parallelism through multiple simple cores on a single chip. Also, with continuous advancement in chip technology chip multiprocessors (CMP) have become a reality. Multicores are becoming ubiquitous, not only in general-purpose but also embedded computing. However, on such platforms prediction of timing behavior of real-time tasks is becoming increasingly difficult. While real-time multicore scheduling approaches help to assure deadlines based on firm theoretical properties, their reliance on task migration poses a significant challenge to timing predictability in practice. Task migration actually (a) reduces timing predictability for contemporary multicores due to cache warm-up overheads while (b) increasing traffic on the network-on-chip (NoC) interconnect.

### 2. Related Work

Real-time tasks are usually periodic in nature and have to be completed before a predefined deadline. Missing a deadline could have serious consequences for hard real time systems. Recent work has shown that the impact of task migration could lead to increase in the execution time starting from 1% percent to 56% [1]. However, in that work a push model has been discussed that modifies the contemporary micro-architecture to enable the cache controller of source core, where the task is currently running and will stop execution, to migrate valid cache lines of the task to the target core, where the task will resume execution. This work overlaps the slack time between subsequent executions of the task on two different cores with migration of valid cache lines such that the target cache is already warmed up before the task starts executing on the target. This prevents the cache warm up from increasing the execution time of the migrated task. The primary disadvantage of the push model is that the contemporary architecture is incapable of pushing the cache lines from source core to target. Hence, the push model requires significant change in the micro-architecture.

# 3. Pull Model Design

We propose to develop a pull model to migrate the cache lines of the migrated task through memory read requests posted the target instead of a push request. Our experimental model is a SMP based architecture. This choice is made so that the design can exhibit properties similar to the contemporary Tile-based [2,6] architecture minus interconnects and directory. It then excludes the complexity introduced by interconnects and uncovers the predictability challenge caused by cache misses only. So, the simulated environment will be a CMP, where each core is a SMT processor[3] that can run two contexts simultaneously. Since such cores are already present, a complete software solution will be one where the scheduler activates a pre-fetching thread at the target as soon as it decides to migrate a task. This pre-fetching thread can run independently of the task that is currently executing on target. This pre-fetcher thread may get the information about the critical regions of the task from the RTOS which it can then use to migrate cache lines. However, contexts running on SMTs have been known to contend for all the critical resources on a core like the fetch stage and load store queues. Therefore, a pre-fetcher thread may induce unpredictability of execution time of the concurrent task running on the target. Thus, we propose a microarchitectural design that includes a dedicated hardware pre-fetcher that gets activated by the scheduler when it makes the decision of migrating a task. The pre-fetcher gets the information from the RTOS about the critical regions of the task. This pre-fetcher will not contend for the resources within the processor pipeline but at the memory hierarchy level. However, the study of increase in execution time experienced by the concurrently running tasks due to contention at memory hierarchy is out of scope of this work.

# 4. Infrastructure

This project involves microarchitectural modifications. Thus, we will use SESC simulator [4] to design the system. We will use WCET benchmarks from Malerdalen for testing the correctness of our modifications and effectiveness of our model.

### 5. Milestones

Week 1 & 2: Modify the Simulator such that it can allow a thread running on a separate core to migrate a task from on any source core to any target core. This will allow a scheduler to run on a separate core and cause the migrations to occur.

Week 3 & 4: Implement the hardware prefetcher that gets the information from the scheduler about the critical regions of a task. It starts pre-fetching the cache lines sequentially from the specified regions.

Week 5 & 6: Port the WCET benchmarks from Malardalen with the constructed infrastructure. Obtain the results for Pull migration scheme.

# 6. Progress as per 03/31/2009

#### 6.1. Push Model Simulator Design

The thread migration implemented in [1] assumed only a single thread. Each task is a function call like in case of a cyclic executable. The thread migration was performed by a system call, which stalled the fetch stage and after a designated number of cycles switched the thread from one core to another. So, the current implementation of the simulator is a cyclic executable. Thus, one of the integral parts of this project work is to extend the scheduling capabilities of the SESC simulator.

#### 6.2. Scheduler Design Extension to SESC Simulator

Following is the design of the scheduler that is being incorporated with SESC simulator

**6.2.1. Initialization:** The main thread acts as the scheduler. It is pinned on a particular core and does not migrate during the lifetime of simulation. Before, introducing any scheduling routines, it reads a file which contains the specifications of the tasks, like "task name", "period" and "relative deadline". The main thread spawns these threads and

suspends all of them using sesc\_suspend() system call before entering the scheduler routine. The main thread runs uninterrupted for the whole duration of the simulator. This is because of the following reason:

One might consider that the scheduler can be activated by timer interrupts. However, this means that at some point the scheduler is going to sleep. In situations where all the cores are idle, the scheduler along with the idle cores will not have any tasks executing. This poses an issue with SESC, because the simulations finish executions when there are no tasks running on the simulator. This can be solved by guaranteeing that at any time at least one of the cores is kept busy. Hence, the choice of allowing the scheduler run uninterrupted for the lifetime of simulation was made based upon the simplicity of the design. We are not doing any power study, which can be affected by the proposed design.

**6.2.2. Scheduler:** The scheduler routine makes a decision on the tasks to be invoked and resumes their execution on their specified cores. Like in most pre-emptive scheduling techniques, the scheduling decisions are made when

(a) A new job is invoked

(b) A currently executing job finishes execution.

The scheduler uses the periodicity information of each task to perform scheduling operations for events specified by (a). However, (b) requires the information of the completion of jobs. On completion, each job updates a unique control variable in the global memory space. This triggers the scheduler to perform scheduling operations. Also, the tasks wait on this control variable value to be reverted when a new invocation of the task needs to be executed.

**6.2.3. Migration of the thread:** The migration of the threads is an event that needs to be fabricated. The processor cycle when the migration has to take place will be in the input file along with other task information. Once, the scheduler notices that the processor cycle to have crossed the specified cycle value, it will move the task from the source core to target core.

#### 6.3. Implementation Status

The aforementioned scheduler design was formulated during the first week after it was noticed that scheduler activation using timer interrupts was complex to be implemented within the simulator. Also, the requirement of at least one task in running state guided towards the concept of scheduler thread.

Week 2 was consumed in implementing the base scheduler. Presently,

(a) Implemented a Rate Monotone scheduler that runs on core 0 and controls the execution of tasks on other cores.

(b) The scheduler can take inputs of task sets from a task-set file

(c) Have tested with one task, schedules it periodically and detects the idle phase

Currently, the design has not incorporated the task migration. Implementation of the pull model pre-fetcher will be discussed in the final report. The brief description has been given in Section.3.

#### 7. References

[1] A. Sarkar, F. Mueller, H. Ramaprasad, S. Mohan. Push-Assisted Migration of Real-Time Tasks in Multi-Core Processors. To appear in Proceedings of the 2009 ACM SIGPLAN/SIGBED Conference on Languages, Compilers, and Tools for Embedded Systems (LCTES'09), Dublin, Ireland, June 19-20, 2009.

[2] M. Zhang and K. Asanovic. Victim migration: Dynamically adapting between private and shared cmp caches. TR 2005-064, MIT CSAIL,2005.

[3] Simultaneous Multithreading: Maximizing On-Chip Parallelism, D.M. Tullsen, S.J. Eggers, and H.M. Levy, In 22nd Annual International Symposium on Computer Architecture, June, 1995

[4] J. Renau, B. Fragela, J. Tuck, W. Liu, L. Ceze, S. Sarangi, P. Sack, and a. P. M. K. Strauss. Sesc simulator. <u>http://sesc.sourceforge.net</u>, Jan. 2005.

[5] Mälardalen benchmarksuite. <u>http://www.mrtc.mdh.se/projects/wcet/benchmarks.html</u>

[6] Tilera processor family. <u>http://www.tilera.com/products/processors.php</u>.

# Project URL : http://www4.ncsu.edu/~asarkar/CSC714/home.html

Submitted by: Abhik Sarkar Unity ID: asarkar